



## open issues

Alessandro Marras, Julian Becker, Alexander Klyuev, Ulrich Trunk, Dominic Greiffenberg, Davide Mezza, Aldo Mozzanica, Xintian Shi, Bernd Schmitt

AGIPD 1.0 meeting 01.04.14









#### status





01.04.2014

Test on single chip assembly performed at P10 12/13.1.14

full module system with proper readout assembled, under test

A. Marras et al.





however, there are some issue that have to be understood (and improved)



| Issue                                                       | Potential<br>impact                                | Comment                                     | A real issue?<br>Fixable in<br>resubmit?                                     |
|-------------------------------------------------------------|----------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------|
| Output drivers<br>have different<br>delays                  | Output sampling<br>would be slower<br>than planned | droop could<br>worsen if slow<br>outputs    | Investigated /<br>understood<br>fixable by respin<br>(1 mask) or<br>redesign |
| bias/DAC<br>setting vary<br>noticeably from<br>chip to chip | N/A                                                | trivial mistake in<br>testing:non-<br>issue | Not an issue                                                                 |
| Truncated last line                                         | None, corrected<br>by reading a<br>dummy line      | Essentially a non-issue.                    | Not an issue                                                                 |
| 01.04.201                                                   | 4 A. I                                             | Marras et al.                               |                                                                              |

#### open issues: output delays





### output delays



observed: output signals coming from different "quarters" of the chip have different delays. Slowest ones need a readout rate slower than expected

attributed to: capacitance of the (long) lines is too big for the colbuffer to drive them in the expected times

several possible fixes have been identified

1) reduce capacitance load of lines by resizing them. This would be the cheaper (1 mask respin) but the least effective solution

2) increase driving power of colbuf3) relocate mux (shorten path of fast signals)



01.04.2014

# open issues: deviation from linearity



Is it a real

| Issue                                                         | Potential<br>impact                                                                                               | Comment                                                                                       | issue?<br>Fixable in<br>resubmit? |
|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------|
| deviations from<br>linearity<br>just before gain<br>switching | potentially<br>avoidable by<br>earlier switching                                                                  | optimal bias &<br>switching ponts<br>points are being<br>measured<br>(former<br>presentation) | under<br>investigation            |
| deviations from<br>linearity<br>just after gain<br>switching  | Medium-high.<br>Most pixels:<br>small monoton.<br>deviations, but<br>non-monotonous<br>responses were<br>observed |                                                                                               | under<br>investigation            |
| 01.04.2014                                                    | 4 A. N                                                                                                            | Marras et al.                                                                                 |                                   |

#### deviation from linearity



AGIPD1.0 - Chip 1 - Deviation from linear (x12.4 keV) - Bulb





| Issue                                                            | Potential<br>impact                                                   | Comment | A real issue?<br>Fixable in<br>resubmit?          |
|------------------------------------------------------------------|-----------------------------------------------------------------------|---------|---------------------------------------------------|
| Non- monoton.<br>response vs<br>input value                      | limit CS use to fixed current / integration time                      |         | under<br>investigation                            |
| anomalous<br>current variation<br>between high<br>an medium gain | limit CS use to<br>Med/Low gains<br>(as planned)                      |         | probably fixable<br>(cross-coupling<br>in layout) |
| Current source:<br>systematics of<br>memcell row 3               | would require ad<br>hoc cross-<br>calibration for<br>this memcell row |         | probably fixable<br>(cross-coupling<br>in layout) |

it remains to be seen if the current source (as is now) can be used for calibration

#### test current source



AGIPD1.0 - Chip 1 - Dynamic Range by BULB - (Internal Biasing, Chip clock: 40 MHz, CDS gain LOW)





There seems to be an anomalous current variation between high and medium gain.

The current erogated by the current source is the same between medium and low gain, but it is different between high and medium gain. The variation observed is roughly by a factor of 2; simulations predict a variation much less relevant than that



#### test current source

![](_page_9_Picture_1.jpeg)

![](_page_9_Figure_2.jpeg)

#### test current source

![](_page_10_Picture_1.jpeg)

digital line (addressing the memcell row) is adjacent to the analog voltage line determining the current level  $\rightarrow$  likely crosstalk

need further investigation and testings with the proper biasing& timings

![](_page_10_Figure_4.jpeg)

#### AGIPD 10 pixel layout

A. Marras et al.

01.04.2014

open issues

![](_page_11_Picture_1.jpeg)

| Issue                                                                          | Potential<br>impact | Comment                                      | A real issue?<br>Fixable in<br>resubmit?                    |
|--------------------------------------------------------------------------------|---------------------|----------------------------------------------|-------------------------------------------------------------|
| External gain<br>enable does not<br>writes gain bit<br>value in<br>memory cell | None                | Works as<br>designed                         | Not an issue                                                |
| Systematics:<br>mem row 0                                                      | Little              | mostly solved<br>by proper<br>readout timing | Investigated /<br>understood<br>fixable (cross<br>coupling) |
| 01.04.201                                                                      | 4 A.                | Marras et al.                                |                                                             |

#### open issues: memcell systematics

![](_page_12_Picture_1.jpeg)

![](_page_12_Figure_2.jpeg)

#### memcell systematics

![](_page_13_Picture_1.jpeg)

![](_page_13_Figure_2.jpeg)

![](_page_13_Figure_3.jpeg)

#### AGIPD 10 pixel layout

01.04.2014

## open issues: digital bits

![](_page_14_Picture_1.jpeg)

A real issue?

| Issue                                                                                                                 | Potential<br>impact                                                                                                                   | Comment                                                                             | Fixable in resubmit?   |
|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------|
| analog-encoded<br>digital values:<br>for some cells<br>are separated<br>by less ADU<br>than their<br>respective noise | Medium, the<br>affected storage<br>cells cannot<br>store digital<br>information<br>reliably, so far<br>3/4096 ~0.1 %<br>were observed | Might be a yield<br>related<br>problem;<br>measured with<br>not-optimal<br>voltages | under<br>investigation |
| analog-encoded<br>digital values:<br>somewhat<br>depending on<br>the signal<br>source                                 | Medium-high.,<br>affected storage<br>cells cannot<br>store digital<br>information<br>reliably                                         |                                                                                     | under<br>investigation |
| UI.U4.ZUIA A. Mallas et al.                                                                                           |                                                                                                                                       |                                                                                     |                        |

### open issues: digital bits

![](_page_15_Figure_1.jpeg)

01.04.2014

#### open issues: output cross talks

![](_page_16_Picture_1.jpeg)

| Issue                                                                                                              | Potential<br>impact                                                                                  | Comment                                                                                               | A real issue?<br>Fixable in<br>resubmit? |
|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------|
| Sometimes<br>positive spikes<br>are observed on<br>the first pixel<br>read and<br>negative spikes<br>on all others | Depends on<br>reason for this<br>cross talk.<br>avoidable by<br>proper sampling                      | This is probably<br>a chiptester box<br>timing problem<br>coupled with<br>non-optimal<br>DAC settings | Initial<br>observation<br>probably       |
| Cross talk<br>between<br>outputs                                                                                   | Severe/none,<br>would require fix<br>or additional<br>corrections in the<br>data evaluation<br>chain | voltage drop on<br>a bias<br>distribution line                                                        | Investigated/<br>understood<br>fixable   |

#### Cross talk between outputs

![](_page_17_Picture_1.jpeg)

![](_page_17_Figure_2.jpeg)

Point at the first point of the ruler:

#### Cross talk between outputs

![](_page_18_Picture_1.jpeg)

 $\odot$ 

![](_page_18_Figure_2.jpeg)

![](_page_18_Figure_3.jpeg)

mouse L: Enter Point Point at the first point of the ruler:

#### What we are achieving

![](_page_19_Picture_1.jpeg)

![](_page_19_Figure_2.jpeg)

![](_page_19_Figure_3.jpeg)

01.04.2014